Features: ` Power-on reset generator with fixed delay time of 200ms (AP1705/6/7)` Manual reset input (AP1705/7)` Reset output available in active-Low (AP1705/6/7), active-high (AP1706/7)` Supply voltage supervision range 2.5V, 3V, 3.3V, 5V`Watchdog timer (AP1705/6/7)` Supply current of 25A (Typ.)`...
AP1706: Features: ` Power-on reset generator with fixed delay time of 200ms (AP1705/6/7)` Manual reset input (AP1705/7)` Reset output available in active-Low (AP1705/6/7), active-high (AP1706/7)` Supply vol...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $.18 - .22 / Piece
Supervisory Circuits INTRF RESET LOW CMOS 1.0V-5.5V 4.63V
Symbol | Parameter |
Rating |
Unit | |
VCC | Supply Voltage (see note 1) |
6.5 |
V | |
RESET, RESET , MR , WDI (see note 1) |
-0.3 to (VCC+0.3) |
V | ||
IOL | Maximum Low Output Current |
5 |
mA | |
IOH | Maximum High Output Current |
-5 |
mA | |
IIK | Input Clamp Current Range(VI < 0 or VI > VCC) |
±10 |
mA | |
IOK | Output Clamp Current Range(VO < 0 or VO > VCC) |
±10 |
mA | |
PD | Continuous Total Power Dissipation |
Operating Factor Above TA = 25 |
3.5 |
mW/ |
TA 25 Power Rating |
437 |
mW | ||
TA = 25 Power Rating |
280 |
mW | ||
TA = 25 Power Rating |
227 |
mW | ||
TA | Operating Free-air Temperature Range |
-40 to 85 |
||
TSTG | Storage Temperature Range |
-65 to 150 |
||
T | Soldering Temperature |
260 |
* Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
Note 1: All voltage values are with respect to GND.
The AP1705/6/7 family of supervisors provides circuit initialization and timing supervision, primarily for DSP and processor-based systems.
During power-on, RESET is asserted when supply voltage VCC becomes higher than 1.1V. Thereafter, the supply voltage supervisor monitors VCC and keeps RESET active as long as VCC remains below the threshold voltage VIT-. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time ,td, starts after VCC has risen above the threshold voltage VIT-. When the supply voltage drops below the threshold voltage VIT-, the output becomes active (low) again. No external components are required. All the devices of this family have a fixed-sense threshold voltage VIT- set by an internal voltage divider.
The AP1705/7 devices incorporate a manual reset input, MR . A low level at MR causes RESET to become active. The AP1706/7 devices include a high-level output RESET. AP1705/6/7 have a watchdog timer that is periodically triggered by a positive or negative transition at WDI. When the supervising system fails to retrigger the watchdog circuit within the time-out interval, ttout, RESET becomes active for the time period td. This event also reinitializes the watchdog timer. Leaving WDI unconnected disables the watchdog.
In applications where the input to the WDI pin may be active (transitioning high and low) when the AP1705/6/7 asserting RESET , the AP1705/6/7 does not return to a non-reset state when the input voltage is above Vt. If the application requires that input to WDI is active when RESET is asserted, WDI must be decoupled from the active signal. This can be accomplished by using an N-channel FET in series with the WDI pin, with the gate of the FET connected to the RESET output as shown in Figure 1.