AFS250

Features: • Core Generator Executable File Outputs Run-Time Library (RTL) Code and Testbench Based on Input Parameters Self-Checking Executable Tests Generated Output against Algorithm• Distributed Arithmetic (DA) Algorithm Multiplier-Free Computation Low Cost Optimized for Acte...

product image

AFS250 Picture
SeekIC No. : 004278561 Detail

AFS250: Features: • Core Generator Executable File Outputs Run-Time Library (RTL) Code and Testbench Based on Input Parameters Self-Checking Executable Tests Generated Output against AlgorithmR...

floor Price/Ceiling Price

Part Number:
AFS250
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Core Generator
   Executable File Outputs Run-Time Library (RTL)
       Code and Testbench Based on Input Parameters
   Self-Checking Executable Tests Generated
       Output against Algorithm
• Distributed Arithmetic (DA) Algorithm
   Multiplier-Free Computation
   Low Cost
   Optimized for Actel FPGAs
• Folding Architecture to Minimize Design Size
   Serialized Computation when System Clock Rate is Faster than the Data Sample Rate
• Efficient Structure Using Embedded RAMs
   Lookup Tables Utilize Embedded RAMs
• On-Chip DA Lookup Table Generator for FPGA with Embedded RAMs
• Embedded RAMs Initialized as DA Lookup Table
• DA Lookup Table ROM Synthesis for FPGA without Embedded RAMs
• Multiple DA lookup Tables to Split Large Number of Taps
• Actel FPGA-Optimized RTL Code
• Supports 2 to 128 Taps
• 1- to 32-Bit Input Data and Coefficient Precision



Description

The CoreFIR is an Actel FPGA-optimized RTL generator that produces a finite impulse response filter. CoreFIR implements the DA algorithm to eliminate multiplication for faster and smaller designs. The CoreFIR is a generator which utilizes Actel FPGA's embedded RAM blocks as DA lookup tables (when available) to further reduce the size of the design. The generator also reads the user system clock rate and data sample rate to explore using a folding or serial architecture to further reduce size, especially when the system clock rate is much greater than the data sampling rate. The generator automatically switches to the use of multiple DA lookup tables when the requested FIR filter has a large number of taps. Figure 2 shows the functional block diagram of a generated FIR filter design. More complex designs may contain multiple lookup tables, accumulators, or control sections.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Connectors, Interconnects
Potentiometers, Variable Resistors
Industrial Controls, Meters
Undefined Category
Sensors, Transducers
Discrete Semiconductor Products
View more