PinoutSpecificationsResolution16 bitsChannels1 ChannelsSNR78.5 dBSFDR95.5 dBENOB12.7 bitsMax Sample Rate130 MSPSMin Sample Rate20 MSPSPower Dissipation0.755 WattPowerWise Rating 10.87 pJ/convINL (+/-)1.5 LSBSINAD78.3 dBDNL (+/-)0.45 LSBTHD dB-91.5 dBMin Supply Voltage2.7 VoltMax Supply Voltage3.6 ...
ADC16V130: PinoutSpecificationsResolution16 bitsChannels1 ChannelsSNR78.5 dBSFDR95.5 dBENOB12.7 bitsMax Sample Rate130 MSPSMin Sample Rate20 MSPSPower Dissipation0.755 WattPowerWise Rating 10.87 pJ/convINL (+/...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Resolution | 16 bits |
Channels | 1 Channels |
SNR | 78.5 dB |
SFDR | 95.5 dB |
ENOB | 12.7 bits |
Max Sample Rate | 130 MSPS |
Min Sample Rate | 20 MSPS |
Power Dissipation | 0.755 Watt |
PowerWise Rating 1 | 0.87 pJ/conv |
INL (+/-) | 1.5 LSB |
SINAD | 78.3 dB |
DNL (+/-) | 0.45 LSB |
THD dB | -91.5 dB |
Min Supply Voltage | 2.7 Volt |
Max Supply Voltage | 3.6 Volt |
Nominal Vin | 2.4 Vpp |
Temperature Min | -40 deg C |
Temperature Max | 85 deg C |
Data Converter Type | ADC |
PowerWise | Yes |
View Using Catalog |
The ADC16V130 is a monolithic high performance CMOS analog-to-digital converter capable of converting analog input signals into 16-bit digital words at rates up to 130 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and external component count while providing excellent dynamic performance. Automatic power-up calibration enables excellent dynamic performance and reduces part-to-part variation, and the ADC16V130 could be re-calibrated at any time by asserting and then de-asserting power-down. An integrated low noise and stable voltage reference and differential reference buffer amplifier easies board level design. On-chip duty cycle stabilizer with low additive jitter allows wide duty cycle range of input clock without compromising its dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.4 GHz. The digital data is provided via full data rate LVDS outputs making possible the 64-pin, 9mm x 9mm LLP package. The ADC16V130 operates on dual power supplies +1.8V and +3.0V with a power-down feature to reduce the power consumption to very low levels while allowing fast recovery to full operation.
• | RD-170 - Low IF Receiver Reference Design |