Features: Two 1.6 GHz, differential clock inputs 5 programmable dividers, 1 to 32, all integers Phase select for output-to-output coarse delay adjust 3 independent 1.2 GHz LVPECL outputs Additive output jitter 225 fs rms 2 independent 800 MHz/250 MHz LVDS/CMOS clock outputs Additive output jitter...
AD9512: Features: Two 1.6 GHz, differential clock inputs 5 programmable dividers, 1 to 32, all integers Phase select for output-to-output coarse delay adjust 3 independent 1.2 GHz LVPECL outputs Additive o...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Parameter or Pin | With Respect to | Min | Max | Unit |
VS DSYNC/DSYNCB RSET CLK1, CLK1B, CLK2, CLK2B CLK1 CLK2 SCLK, SDIO, SDO, CSB OUT0, OUT1, OUT2, OUT3, OUT4 FUNCTION SYNC STATUS Junction Temperature Storage Temperature Lead Temperature (10 sec) |
GND GND GND GND CLK1B CLK2B GND GND GND GND |
−0.3 −0.3 −0.3 −0.3 −1.2 −1.2 −0.3 −0.3 −0.3 −0.3 −65 |
+3.6 VS + 0.3 VS + 0.3 VS + 0.3 +1.2 +1.2 VS + 0.3 VS + 0.3 VS + 0.3 VS + 0.3 150 +150 300 |
V V V V V V V V V V °C °C °C |
Primary Clock Function | Distribution |
On-Chip Multiplier | No |
+Supply Voltage (V) | 3.3V |
Max Input Frequency | 1.6GHz |
# of Outputs | 5 |
Max f-out (MHz) | 1200MHz |
I/O Interface | Serial |
Package | 48-LFCSP |
Output Logic | CMOS,LVDS,LVPECL |
Product Description | Clock Divider |
The AD9512 provides a multi-output clock distribution in a design that emphasizes low jitter and low phase noise to maximize data converter performance. Other applications with demanding phase noise and jitter requirements can also benefit from this part.
AD9512 have five independent clock outputs. Three outputs are LVPECL (1.2 GHz), and two are selectable as either LVDS (800 MHz) or CMOS (250 MHz) levels.
Each output has a programmable divider that may be bypassed or set to divide by any integer up to 32. The phase of one clock output relative to another clock output may be varied by means of a divider phase select function that serves as a coarse timing adjustment.
One of the LVDS/CMOS outputs features a programmable delay element with a range of up to 10 ns of delay. This fine tuning delay block has 5-bit resolution, giving 32 possible delays from which to choose.
The AD9512 is ideally suited for data converter clocking applications where maximum converter performance is achieved by encode signals with subpicosecond jitter.
The AD9512 is available in a 48-lead LFCSP and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C.