ACT5261

Features: `Full militarized QED RM5261 microprocessor`Dual Issue superscalar microprocessor - can issue one integer and one floating-point instruction per cycle-150, 200, 250 MHz operating frequencies Consult Factory for latest speeds-345 Dhrystone2.1 MIPS maximum-SPECInt95 7.3, SPECfp95 8.3 maxi...

product image

ACT5261 Picture
SeekIC No. : 004268012 Detail

ACT5261: Features: `Full militarized QED RM5261 microprocessor`Dual Issue superscalar microprocessor - can issue one integer and one floating-point instruction per cycle-150, 200, 250 MHz operating frequenci...

floor Price/Ceiling Price

Part Number:
ACT5261
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

`Full militarized QED RM5261 microprocessor
`Dual Issue superscalar microprocessor - can issue one integer and one floating-point instruction per cycle
- 150, 200, 250 MHz operating frequencies Consult Factory for latest speeds
- 345 Dhrystone2.1 MIPS maximum
- SPECInt95 7.3, SPECfp95 8.3 maximum
` High performance system interface compatible with M5260,RM 5270, RM5271, RM7000, R4600, R4700 and R5000 Up to 125MHz memory bus operation for a 1000MBps bandwidth from CPU to L2 cache and main memory
- 64-bitmultiplexed system address/data bus for optimum price/performance with high performance write protocols to maximize uncached write bandwidth
- Supports 1/2 clock divisors (2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9)
- IEEE 1149.1 JTAG boundary scan
` Integrated on-chip caches
- 32KB/32KB instruction/data -both 2 way set associative
- Virtually indexed, physically tagged
- Write-back and write-through on per page basis
- Pipeline restart on first double for data cache misses
`Integrated secondary cache controller (R5000 compatible)
- Supports 512K or 2MByte block write-through secondary
` Integrated memory management unit
- Fully associative joint TLB (shared by I and D translations)
- 48 dual entries map 96 pages
- Variable page size (4KB to 16MB in 4x increments)
` High-performance floating point unit - up to 532 MFLOPS
- Single cycle repeat rate for common single precision operations and some double precision operations
- Two cycle repeat rate for double precision multiply and double precision combined multiply-add operations
- Single cycle repeat rate for single precision combined multiplyadd operation
` MIPS IV instruction set
- Floating point multiply-add instruction increases performance in signal processing and graphics applications
- Conditional moves to reduce branch frequency
- Index address modes (register + register)
`Embedded application enhancements
- Specialized DSP integer Multiply-Accumulate instruction and 3 operand multiply instruction
- I and D cache locking by set
- Optional dedicated exception vector for interrupts
` Fully static CMOS design with power down logic
- Standby reduced power mode with WAIT instruction
- 3.6 Watts typical power @ 200MHz
- 2.5V core with 3.3V IO's
` 208-lead CQFP, cavity-up package (F17)
` 208-lead CQFP, inverted footprint (F24), Intended to duplicate the commercial QED footprint
` 179-pin PGA package (Future Product) (P10)




Description

The Aeroflex ACT5261 is a highly integrated superscalar microprocessor that implements a superset of the MIPS IV Instruction Set Architecture(ISA). It has a high performance 64-bit integer unit, a high throughput, fully pipelined 64-bit floating point unit, an operating system friendly memory management unit with a 48-entry fully associative TLB, a 32 KByte 2-way set associative instruction cache, a 32 KByte 2-way set associative data cache, and a high-performance 64-bit system interface. The ACT5261 can issue both an integer and a floating point instruction in the same cycle.

The ACT5261 is ideally suited for high-end embedded control applications such as internetworking, high performance image manipulation, high speed printing, and 3-D visualization.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Optoelectronics
Discrete Semiconductor Products
Integrated Circuits (ICs)
Prototyping Products
DE1
View more