9DB306BLILFT

Specifications Temperature I Voltage 3.3 V Package TSSOP 28 Speed NA Output Supply Voltage (VDDO) Output Style ...

product image

9DB306BLILFT Picture
SeekIC No. : 004259506 Detail

9DB306BLILFT: Specifications Temperature I Voltage 3.3 V Package TSSOP 28 Speed NA ...

floor Price/Ceiling Price

Part Number:
9DB306BLILFT
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/18

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Specifications

Temperature I Voltage 3.3 V Package TSSOP 28 Speed NA Output Supply Voltage (VDDO) Output Style Min. Input Frequency Core Supply Voltage (VDD) No. of Outputs No. of Inputs Input Style Max. Output Frequency Min. Output Frequency Max. Input Frequency Temp. Grade


Description

6 PECL - Jitter Atten Gen
ICS9DB306 Features
  • Six differential LVPECL output pairs
  • One differential clock input
  • CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL
  • Maximum output frequency: 140MHz
  • Input frequency range: 90MHz - 140MHz
  • VCO range: 450MHz - 700MHz
  • Output skew: 135ps (maximum)
  • Cycle-to-Cycle jitter: 30ps (maximum)
  • RMS phase jitter @ 100MHz, (1.5MHz - 22MHz): 3ps (typical)
  • 3.3V operating supply
  • 0°C to 70°C ambient operating temperature
  • Available in both standard (RoHS 5) and lead-free (RoHS 6) packages
  • Industrial temperature information available upon request

Description
The ICS9DB306 is a high performance 1-to-6 Differential-to LVPECL Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a zero delay buffer may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS9DB306 has 2 PLL bandwidth modes. In low bandwidth mode, the PLL loop BW is about 500kHz and this setting will attenuate much of the jitter from the reference clock input while being high enough to pass a triangular input spread spectrum profile. There is also a high bandwidth mode which sets the PLL bandwidth at 1MHz which will pass more spread spectrum modulation.

For SerDes which have x30 reference multipliers instead of x25 multipliers, 5 of the 6 PCI Express outputs of ICS9DB306 (PCIEX1:5) can be set for 125MHz instead of 100MHz by configuring the appropriate frequency select pins (FS0:1). Output PCIEX0 will always run at the reference clock frequency (usually 100MHz) in desktop PC PCI Express Applications.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Discrete Semiconductor Products
Batteries, Chargers, Holders
Line Protection, Backups
Circuit Protection
Test Equipment
Prototyping Products
DE1
View more