87993AYILFT

Specifications Temperature I Voltage 3.3 V Package TQFP 32 Speed NA Description5 LVPECL OUT CLOCK GENERATORICS87993I Features 5 differential 3.3V LVPECL outputs Selecta...

product image

87993AYILFT Picture
SeekIC No. : 004257120 Detail

87993AYILFT: Specifications Temperature I Voltage 3.3 V Package TQFP 32 Speed NA Descr...

floor Price/Ceiling Price

Part Number:
87993AYILFT
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Specifications

Temperature I Voltage 3.3 V Package TQFP 32 Speed NA


Description

5 LVPECL OUT CLOCK GENERATOR
ICS87993I Features
  • 5 differential 3.3V LVPECL outputs
  • Selectable differential clock inputs
  • CLKx, nCLKx pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
  • Output frequency range: 50MHz to 250MHz
  • VCO range: 200MHz to 500MHz
  • External feedback for "zero delay" clock regeneration with configurable frequencies
  • Cycle-to-cycle jitter (RMS): 20ps (maximum)
  • Output skew: 70ps (maximum), within one bank
  • 3.3V supply voltage
  • -40°C to 85°C ambient operating temperature
  • Lead-Free package available

Description
The ICS87993I is a PLL clock driver designed specifically for redundant clock tree designs. The ICS87993I receives two differential LVPECL clock signals from which it generates 5 new differential LVPECL clock outputs. Two of the output pairs regenerate the input signal frequency and phase while the other three pairs generate 2x, phase aligned clock outputs. External PLL feedback is used to also provide zero delay buffer performance.The ICS87993I Dynamic Clock Switch (DCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the INP_BAD for that CLK will be latched (H). If that CLK is the primary clock, the DCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The typical phase bump caused by a failed clock is eliminated.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
RF and RFID
Hardware, Fasteners, Accessories
Programmers, Development Systems
Fans, Thermal Management
Discrete Semiconductor Products
View more