Specifications Temperature I Voltage 3.3 V Package TQFP 32 Speed NA Description5 LVPECL OUT CLOCK GENERATORICS87993I Features 5 differential 3.3V LVPECL outputs Selecta...
87993AYILF: Specifications Temperature I Voltage 3.3 V Package TQFP 32 Speed NA Descr...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Description
The ICS87993I is a PLL clock driver designed specifically for redundant clock tree designs. The ICS87993I receives two differential LVPECL clock signals from which it generates 5 new differential LVPECL clock outputs. Two of the output pairs regenerate the input signal frequency and phase while the other three pairs generate 2x, phase aligned clock outputs. External PLL feedback is used to also provide zero delay buffer performance.The ICS87993I Dynamic Clock Switch (DCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the INP_BAD for that CLK will be latched (H). If that CLK is the primary clock, the DCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The typical phase bump caused by a failed clock is eliminated.