Specifications Temperature I Voltage 3.3 V Package TQFP 48 Speed NA Description12 LVCMOS OUT CLOCK GENERATORICS879893I Features 12 LVCMOS/LVTTL outputs (2 banks of 6 outp...
879893AYILFT: Specifications Temperature I Voltage 3.3 V Package TQFP 48 Speed NA Descr...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Description
The ICS879893I is a PLL clock driver designed specifically for redundant clock tree designs. The ICS879893I receives two LVCMOS/LVTTL clock signals from which it generates 12 new LVCMOS/LVTTL clock outputs. External PLL feedback is used to also provide zero delay buffer performance.
The ICS879893I Intelligent Dynamic Clock Switch (IDCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the nALARM for that CLK will be latched (LOW). If that CLK is the primary clock, the IDCS will switch to the good secondary clock and phase/frequency alignment ICS879893I will occur with minimal output phase disturbance.