Specifications Temperature C Voltage 3.3 V Package PTQFP 48 Speed NA Output Style Core Supply Voltage (VDD) ...
873995AYLFT: Specifications Temperature C Voltage 3.3 V Package PTQFP 48 Speed NA ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Description
The ICS873995 is a Zero Delay/Multiplier/Divider with hitless input clock switching capability and a member of the HiPerClockS? family of low jitter/phase noise devices from IDT. The ICS873995 is ideal for use in redundant, fault tolerant clock trees where low phase noise and low jitter are critical. The ICS873995 receives two differential LVPECL clock signals from which it generates 6 LVPECL clock outputs with "zero" delay. The output divider and feedback divider selections also allow for frequency multiplication or division.
The ICS873995 Dynamic Clock Switch (DCS) circuit continuously monitors both input clock signals. Upon detection of a failure (input clock stuck LOW or HIGH for at least 1 period), INP_BAD for that clock will be set HIGH. If that clock is the primary clock, the DCS will switch to the good secondary clock and phase/frequency alignment of ICS873995 will occur with minimal output phase disturbance.
The low jitter characteristics of ICS873995 combined with input clock monitor-ing and automatic switching from bad to good input clocks make the ICS873995 an ideal choice for mission critical applications that utilize 1G or 10G Ethernet or 1G/4G/10G Fibre Channel.