85411AMLF

Clock Buffer Low Skew 1-to-2 Diff to LVDS Fanout Buff

product image

85411AMLF Picture
SeekIC No. : 00312569 Detail

85411AMLF: Clock Buffer Low Skew 1-to-2 Diff to LVDS Fanout Buff

floor Price/Ceiling Price

US $ 3.72~5.48 / Piece | Get Latest Price
Part Number:
85411AMLF
Mfg:
IDT
Supply Ability:
5000

Price Break

  • Qty
  • 0~1
  • 1~10
  • 10~100
  • 100~250
  • Unit Price
  • $5.48
  • $4.49
  • $4.05
  • $3.72
  • Processing time
  • 15 Days
  • 15 Days
  • 15 Days
  • 15 Days
View more price & deliveries
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Quick Details

Number of Outputs : 2 Propagation Delay (Max) : 2.5 ns
Supply Voltage - Max : 3.63 V Supply Voltage - Min : 2.97 V
Maximum Operating Temperature : + 70 C Minimum Operating Temperature : 0 C
Package / Case : SOIC-8    

Description

Max Input Freq :
Maximum Power Dissipation :
Packaging :
Number of Outputs : 2
Propagation Delay (Max) : 2.5 ns
Maximum Operating Temperature : + 70 C
Minimum Operating Temperature : 0 C
Package / Case : SOIC-8
Supply Voltage - Max : 3.63 V
Supply Voltage - Min : 2.97 V


Specifications

Temperature C Voltage 3.3 V Package SOIC 8 Speed NA Output Style Core Supply Voltage (VDD) No. of Outputs Min. Output Frequency Min. Input Frequency Output Supply Voltage (VDDO) No. of Inputs Input Style Max. Output Frequency Max. Input Frequency Temp. Grade


Description

85411AMLF 2 LVDS OUT BUFFER
  • Two differential LVDS outputs
  • One differential CLK, nCLK clock input
  • CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
  • Maximum output frequency: 650MHz
  • Translates any single ended input signal to LVDS levels with resistor bias on nCLK input
  • Output skew: 20ps (maximum)
  • Part-to-part skew: 250ps (maximum)
  • Additive phase jitter, RMS: 0.05ps (typical)
  • Propagation delay: 2.5 ns (maximum)
  • 3.3V operating supply
  • 0°C to 70°C ambient operating temperature
  • Available in both standard (RoHS 5) and lead free (RoHS 6) packages



  • Customers Who Bought This Item Also Bought

    Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
    Prototyping Products
    DE1
    Integrated Circuits (ICs)
    Programmers, Development Systems
    Transformers
    View more