Specifications Temperature I Voltage 3.3 V Package TSSOP 24 Speed NA Description1 LVPECL OUTPUT DUAL VCXO/FEMTOCLOCKICS813001I's Features One 3.3V or 2.5V LVPECL output p...
813001AGILFT: Specifications Temperature I Voltage 3.3 V Package TSSOP 24 Speed NA Desc...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $.64 - .75 / Piece
Fuseholders, Clips, & Hardware 5x20mm / 6.3x32mm MINIATUREFUSEHOLDERS
Description
The ICS813001I is a dual VCXO + FemtoClock? Multiplier designed for use in Discrete PLL loops. Two selectable external VCXO crystals allow ICS813001I to be used in multi-rate applications, where a given line card can be switched, for example, between 1Gb Ethernet (125MHz system reference clock) and 1Gb Fibre Channel (106.25MHz system reference clock) modes. Of course, a multitude of other applications are also possible such as switching between 74.25MHz and 74.175824MHz for HDTV, switching between SONET, FEC and non FEC rates, etc.
The ICS813001I is a two stage device a VCXO followed by a FemtoClock? PLL. The FemtoClock? PLL can multiply the crystal frequency of the VCXO up to a range of 40.83MHz to 640MHz, with a random rms phase jitter of less than 1 ps (12kHz 20MHz). This phase jitter ICS813001I performance meets the requirements of 1Gb/10Gb Ethernet, 1Gb, 2Gb, 4Gb and 10Gb Fibre Channel, and SONET up to OC48. The FemtoClock? PLL can also be bypassed if frequency multiplication is not required. For testing/debug purposes, de-assertion of the output enable pin will place both Q0 and nQ0 in a high impedance state.