Features: • Four edge-triggered D-type flip-flops• Buffered common clock• Buffered asynchronous Master Reset• True and complementary outputs• Industrial temperature range available (40°C to +85°C)• PNP light loading inputsPinoutSpecifications SYMBOL PARAM...
74F175A: Features: • Four edge-triggered D-type flip-flops• Buffered common clock• Buffered asynchronous Master Reset• True and complementary outputs• Industrial temperature ran...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
SYMBOL | PARAMETER | RATING | UNIT | |
VCC | Supply voltagee | 0.5 to+ 7 | V | |
VIN | Input voltage | 0.5 to+ 7 | V | |
IIN | Input current | 30 to +5 | mA | |
VOUT | Voltage applied to output in High output state | 0.5 to VCC | V | |
IOUT | Current applied to output in Low output state | 40 | mA | |
Tamb | Operating free air temperature range | Commercial range | 0 to +70 | |
Industrial range | 40 to +85 | |||
Tstg | Storage temperature range | 65 to 150 |
The 74F175A is a quad, edge-triggered D-type flip-flop with individual D inputs and both Q and Q outputs. The common buffered Clock (CP) and Master Reset (MR) inputs load and reset (clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.
All Q outputs of the 74F175A will be forced Low independently of clock or data inputs by a Low voltage level on the MR input. The device is useful for applications where both true and complementary outputs are required, and the CP and MR are common to all storage elements.