Features: · Complies with JEDEC standard no. 8-1A· CMOS low power consumption· Direct interface with TTL levels· MULTIBYTETM flow-through standard pin-out architecture· Low inductance multiple VCC and ground pins for minimum noise and ground bounce· All data inputs have bus hold circuitry· Integra...
74ALVCH162601: Features: · Complies with JEDEC standard no. 8-1A· CMOS low power consumption· Direct interface with TTL levels· MULTIBYTETM flow-through standard pin-out architecture· Low inductance multiple VCC a...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $2 - 2.02 / Piece
Buffers & Line Drivers 16-Bit Buffer/Driver With 3-State Outputs
SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT |
VCC | DC supply voltage | -0.5 | +4.6 | V | |
IIK | DC input diode current | VI < 0 | - | -50 | mA |
VI | DC input voltage | note 1 | -0.5 | +4.6 | V |
IOK | DC output diode current | VO > VCC or VO < 0 | - | ±50 | mA |
VO | DC output voltage | note 1 | -0.5 | VCC + 0.5 | V |
IO | DC output source or sink current | VO = 0 to VCC | - | ±50 | mA |
ICC,IGND | DC VCC or GND current | - | ±100 | mA | |
Tstg | storage temperature | -65 | +150 | ||
Ptot | power dissipation | for temperature range: -40 to +125 ;note 2 | - | 600 | mW |
The 74ALVCH162601 is an 18-bit universal transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable (OEAB and OEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB.When OEAB is LOW, the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance state. The clocks can be controlled with the clock-enable inputs (CEBA/CEAB).
Data of the 74ALVCH162601 flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.
To ensure the high-impedance state during power-down, OEBA and OEAB should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.
The 74ALVCH162601 is designed with 30 W series resistors in both HIGH or LOW output stage.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.