Features: • Four edge-triggered D flip-flops• Buffered common clock• Buffered asynchronous master reset• True and complementary outputsPinoutSpecifications SYMBOL PARAMETER RATING UNIT VCC Supply voltage 0.5 to +7.0 V VIN Input voltage 0...
74ALS175: Features: • Four edge-triggered D flip-flops• Buffered common clock• Buffered asynchronous master reset• True and complementary outputsPinoutSpecifications SYMBOL P...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $2 - 2.02 / Piece
Buffers & Line Drivers 16-Bit Buffer/Driver With 3-State Outputs
SYMBOL |
PARAMETER |
RATING |
UNIT |
VCC |
Supply voltage |
0.5 to +7.0 |
V |
VIN |
Input voltage |
0.5 to +7.0 |
V |
IIN |
Input current |
30 to +5 |
mA |
VOUT |
Voltage applied to output in High output state |
0.5 to VCC |
V |
IOUT |
Current applied to output in Low output state |
16 |
mA |
Tamb |
Operating free-air temperature range |
0 to +70 |
|
Tstg |
Storage temperature range |
65 to +150 |
The 74ALS175 is a quad, edge-triggered D-type flip-flops with individual D inputs and both Q and Q outputs. The common buffered clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously.
The register of the 74ALS175 is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.
All Q outputs of the 74ALS175 will be forced Low independent of clock or data inputs by a Low voltage level on the MR input. The device is useful for applications where both true and complement outputs are required, and the clock and master reset are common to all storage elements.