Features: · ESD protection:HBM EIA/JESD22-A114-A exceeds 2000 VMM EIA/JESD22-A115-A exceeds 200 VCDM EIA/JESD22-C101 exceeds 1000 V· Balanced propagation delays· All inputs have Schmitt-trigger actions· Combines demultiplexer and 8-bit latch· Serial-to-parallel capability· Output from each storage...
74AHCT259: Features: · ESD protection:HBM EIA/JESD22-A114-A exceeds 2000 VMM EIA/JESD22-A115-A exceeds 200 VCDM EIA/JESD22-C101 exceeds 1000 V· Balanced propagation delays· All inputs have Schmitt-trigger acti...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
PARAMETER |
CONDITIONS |
MIN. |
MAX. |
UNIT |
VCC |
DC supply voltage |
-0.5 |
+7.0 |
V | |
VI | input voltage |
-0.5 |
+7.0 |
V | |
IIK | DC input diode current | VI < -0.5 V; note 1 |
- |
-20 |
mA |
IOK | DC output clamping diode current | VO < -0.5 V or VO > VCC + 0.5 V; note 1 |
- |
±20 |
mA |
IO | DC output sink current | -0.5 V < VO < VCC + 0.5 V |
- |
±25 |
mA |
ICC | DC VCC or GND current |
- |
±75 |
mA | |
Tstg | storage temperature |
-65 |
+150 |
°C | |
PD | power dissipation per package | for temperature range: -40 to +125 °C; note 2 |
- |
500 |
mW |
The 74AHCT259 are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard No. 7A.
The 74AHCT259 are high-speed 8-bit addressable latches designed for general purpose storage applications in digital systems. The '259' are multifunctional devices capable of storing single-line data in eight addressable latches, and also 3-to-8 decoder and demultiplexer, with active HIGH outputs (Q0 to Q7), functions are available.
The '259' also incorporates an active LOW common reset (MR) for resetting all latches as well as an active LOW enable input (LE).
The '259' has four modes of operation as shown in the mode select table. In the addressable latch mode, data on the data line (D) is written into the addressed latch. The addressed latch will follow the data input with all nonaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. In the 3-to-8 decoding or demultiplexing mode, the addressed output follows the state of the (D) input with all other outputs in the LOW state.
In the reset mode all outputs of the 74AHCT259 are LOW and unaffected by the address (A0 to A2) and data (D) input. When operating the '259' as an address latch, changing more than one bit of the address could impose a transient-wrong address. Therefore, this should only be done while in the memory mode.
The mode select table summarizes the operations of the '259'.