5962-9736101QYA

Features: • High-speed, low-power, first-in first-out (FIFO) memories• 16K * 9 (CY7C4261)• 32K * 9 (CY7C4271)• 0.5-micron CMOS for optimum speed/power• High-speed 100-MHz operation (10-ns read/write cycle times)• Low power - ICC = 35 mA• Fully asynchronous...

product image

5962-9736101QYA Picture
SeekIC No. : 004234349 Detail

5962-9736101QYA: Features: • High-speed, low-power, first-in first-out (FIFO) memories• 16K * 9 (CY7C4261)• 32K * 9 (CY7C4271)• 0.5-micron CMOS for optimum speed/power• High-speed 100-M...

floor Price/Ceiling Price

Part Number:
5962-9736101QYA
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• High-speed, low-power, first-in first-out (FIFO) memories
• 16K * 9 (CY7C4261)
• 32K * 9 (CY7C4271)
• 0.5-micron CMOS for optimum speed/power
• High-speed 100-MHz operation (10-ns read/write cycle times)
• Low power - ICC = 35 mA
• Fully asynchronous and simultaneous read and write operation
• Empty, Full, Half Full, and programmable Almost Empty and Almost Full status flags
• TTL-compatible
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width-Expansion Capability
• Military temp SMD Offering CY7C4271-15LMB
• 32-pin PLCC/LCC and 32-pin TQFP
• Pin-compatible density upgrade to CY7C42X1 family
• Pin-compatible density upgrade to IDT72201/11/21/31/41/51



Pinout

  Connection Diagram


Description

The CY7C4261/71 are high-speed, low-power FIFO memories with clocked read and write interfaces. All are nine bits wide. The CY7C4261/71 are pin-compatible to the CY7C42X1 Synchronous FIFO family. The CY7C4261/71 can be cascaded to increase FIFO width. Programmable features include Almost Full/Almost Empty flags. These FIFOs provide solutions for a wide variety of data buffering needs, including high-speed data acquisition, multiprocessor interfaces, and communications buffering.

These FIFOs CY7C4261/71 have 9-bit input and output ports that are controlled by separate clock and enable signals. The input port is controlled by a free-running clock (WCLK) and two write-enable pins (WEN1, WEN2/LD).

When WEN1 is LOW and WEN2/LD is HIGH, data is written into the FIFO on the rising edge of the WCLK signal. While WEN1, WEN2/LD is held active, data is continually written into the FIFO CY7C4261/71 on each WCLK cycle. The output port is controlled in a similar manner by a free-running read clock (RCLK) and two read enable pins (REN1, REN2). In addition, the CY7C4261/71 has an output enable pin (OE). The read (RCLK) and write (WCLK) clocks may be tied together for single-clock operation or the two clocks may be run independently for asynchronous read/write applications. Clock frequencies up to 100 MHz are  achievable. Depth expansion of CY7C4261/71 is possible using one enable input for system control, while the other enable is controlled by expansion logic to direct the flow of dat




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Industrial Controls, Meters
Static Control, ESD, Clean Room Products
Optical Inspection Equipment
Audio Products
Power Supplies - External/Internal (Off-Board)
View more