2510CGT-CQ0

Specifications Package TSSOP 24 Speed NA Temperature C Voltage 3.3 V Description10 + 1 OUTPUTS 3.3V PHASEThe ICS2510C is a high performance, low skew, low jitter clock drive...

product image

2510CGT-CQ0 Picture
SeekIC No. : 004216984 Detail

2510CGT-CQ0: Specifications Package TSSOP 24 Speed NA Temperature C Voltage 3.3 V Desc...

floor Price/Ceiling Price

Part Number:
2510CGT-CQ0
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Specifications

Package TSSOP 24 Speed NA Temperature C Voltage 3.3 V


Description

10 + 1 OUTPUTS 3.3V PHASE
The ICS2510C is a high performance, low skew, low jitter clock driver. ICS2510C uses a phase lock loop (PLL) technology to align, in both phase and frequency, the CLKIN signal with the CLKOUT signal. It is specifically designed for use with synchronous SDRAMs. The ICS2510C operates at 3.3V VCC and drives up to ten clock loads.

One bank of ten outputs provide low-skew, low-jitter copies of CLKIN. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLKIN. Outputs can be enabled or disabled via control (OE) inputs. When the OE inputs are high, the outputs align in phase and frequency with CLKIN; when the OE inputs are low, the outputs are disabled to the logic low state.

The ICS2510C does not require external RC filter components. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost. The test mode shuts off the PLL and connects the input directly to the output buffer. This test mode, the ICS2510C can be use as low skew fanout clock buffer device. The ICS2510C comes in 24 pin 173mil Thin Shrink Small-Outline package (TSSOP) package.

The features of ICS2510C are as follow:

  • Meets or exceeds PC133 registered DIMM specification1.1
  • Spread Spectrum Clock Compatible
  • Distributes one clock input to one bank of ten outputs
  • Operating frequency 25MHz to 175MHz
  • External feedback input (FBIN) terminal is used to synchrionize the outputs to the clock input
  • No external RC network required
  • Operates at 3.3V Vcc
  • Plastic 24-pin 173mil TSSOP package



  • Customers Who Bought This Item Also Bought

    Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
    Cables, Wires
    Batteries, Chargers, Holders
    Isolators
    Programmers, Development Systems
    Undefined Category
    View more